### 8051

- Today over fifty companies produce variations of the 8051.
- Several of these companies have over fifty versions of the 8051.
- 8051 cores are available for implementations in FPGA's or ASIC's.
- Over 100 million 8051's are sold each year.
- The 8051 has been extremely successful, and has directly influenced many of the more recent microcontroller architectures.

### 8051 software

- See handout on 8051 instruction set.
- The MCS 51 Family User's Manual is available on the class web page.
  - Look at this.

### MCS-51

- MCS-51 is Intel's designation for its family of 8051 devices.
- The 8051 is the original member of the MCS-51 family, and is the core for all MCS-51 devices.
- The original 8051 was available in three versions.
  - 8051 A fixed program in read only memory (ROM) version.
  - 8031 No internal ROM program stored in external programmable read only memory (PROM) memory.
  - 8751 Program stored in internal erasable PROM (EPROM). Erased by exposing the chip to high intensity ultraviolet light for several minutes.
     Eventually EPROM was replaced by EEPROM.

### The basic 8051 Core

- 8-bit CPU optimized for control applications
- Capability for single bit Boolean operations.
- Supports up to 64K of program memory.
- Supports up to 64K of program memory.
- 4 K bytes of on-chip program memory.
  - Newer devices provide more.
- 128 or 256 bytes of on-chip data RAM
- Four 8 bit ports.
- Two 16-bit timer/counters
- UART
- Interrupts
- On-chip clock oscillator



Figure 1.1 Block Diagram of the generic 8051 Microcontroller



The 8751 in a 40-pin DIP
To use internal EPROM
/EA (pin 31) is connected to
5 volts. To use external
program memory /EA is
connected to ground.

#### **MEMORY**

**CODE MEMORY** Internal ROM selected by  $\overline{EA} = 1$ 

 $CM = CM(0..0FFFFH) = CM(0..0FFFFH;7..0)^{1}$ 

ON CHIP DATA MEMORY

DM = DM(0..7FH) = DM(0..7FH;7..0)

ON CHIP BIT ADDRESSIABLE MEMORY

BADM = BADM(0..0FF) = BADM(0..0FF;0)

BIT ADDR DATA MEMORY

EXTERNAL RAM MEMORY

XM = XM(0..0FFFFH) = XM(0..0FFFFH;7..0)

INTERNAL REGISTERS AND PORTS

PC = PC(15..0)

SP = SP(7..0)

**DPTR** = DPTR(15..0)

PSW = CY|AC|F0|RS1|RS0|OV|P

TCON = TF1|TR1|TF0|TR0|IE1|IT1|IE0|IT0

# Memory Organization

- The 8051 memory organization is rather complex.
- The 8051 has separate address spaces for Program Memory, Data Memory, and external RAM.
- This is refereed to as a Harvard architecture.
  - The early Mark I (1944) computer developed at Harvard was of this type of architecture.
  - Von Neumann at Princeton pointed out that it was not necessary to put instructions and data in separate memories.
  - Most machines have been Princeton architecture.
  - Recently Harvard architecture has been employed to help alleviate the memory bottleneck.
- Both program memory and external data memory are 8 bits wide and use 16 bits of address. The internal data memory is accessed using an 8-bit address.
- Since the same address can refer to different locations the specific location is determined by the type of instruction.

## Program or Code Memory

- May consist of internal or external program memory. The amount of internal program memory varies depending on the device.
  - 4K bytes typical in older devices.
  - The Silicon Labs C8051F310 contains 16K of flash memory for programs.
  - The Silicon Labs C8051F020 which is on the University Daughter Card (UDC) contains 4K bytes of program memory.
- The MOVC instruction can be use to read code memory.
- To reference code memory I will use the notation:

$$CM = CM(0,...,FFFFH) = CM(0,...,FFFFH; 7,...,0)$$

 This notation can be used to specify particular bits and bytes of code memory.

For example CM(1234H) refers to the byte of code memory at address 1234H. CM(1234H;7) refers to the most significant bit in that address.



Figure 1.4 Program Memory Organization (Read Only)

### **External Memory**

- Supports up to 64K bytes external memory.
  - XM(0000,...,FFFF)

```
= XM(0000,...,FFFF; 7,...,0)
```

- Accessed by using the MOVX instruction.
- On the original using external memory reduces number of available I/O ports.
- On some new devices this is not the case.
  - For example in C8051F020 64K bytes of external memory has been included in the chip.
  - The 4 standard 8051 ports are available and three additional ports have been added.

```
\begin{array}{lll} \text{MOVX} & \text{A,@DPTR} & ; \text{A} \leftarrow \text{XM(DPTR)} \\ \text{MOVX} & \text{A,@Rn} & ; \text{A} \leftarrow \text{XM(P2|Rn)} \\ \text{MOVX} & \text{@DPTR,A} & ; \text{XM(DPTR)} \leftarrow \text{A} \\ \text{MOVX} & \text{@Rn,A} & ; \text{XM(P2|Rn)} \leftarrow \text{A} \end{array}
```

### Data Memory

- The original 8051 had 128 bytes of on-chip data RAM.
  - This memory includes 4 banks of general purpose registers at DM(00..1F)
  - Only one bank can be active at a time.
  - If all four banks are used, DM(20..7F) is available for program data.
  - DM(20..2F) is bit addressable as BADM(00..7F).
- DM(80,...,FF) contains the special function registers such as I/O ports, timers, UART, etc.
  - Some of these are bit addressable using BADM(80..FF)
- On newer versions of the 8051, DM(80,...,FF) is also use as data memory. Thus, the special functions registers and data memory occupy the same address space. Which is accessed is determined by the instruction being used.



Data memory

|   | Byte<br>Address |        | Bit Address |         |            |        |        |         |    |  |  |
|---|-----------------|--------|-------------|---------|------------|--------|--------|---------|----|--|--|
|   | 7F              |        |             |         |            |        |        |         |    |  |  |
|   |                 |        |             |         |            |        |        |         |    |  |  |
|   |                 |        |             |         |            |        |        |         |    |  |  |
|   |                 |        |             |         | Gen        |        |        |         |    |  |  |
|   |                 |        |             |         | Purp<br>RA |        |        |         |    |  |  |
|   |                 |        |             |         | 1 (/       |        |        |         |    |  |  |
|   |                 |        |             |         |            |        |        |         |    |  |  |
|   | 30              |        |             |         |            |        |        |         |    |  |  |
| В | 2F              | 7F     | 7E          | 7D      | 7C         | 7B     | 7A     | 79      | 78 |  |  |
| i | 2E              | 77     | 76          | 75      | 74         | 73     | 72     | 71      | 70 |  |  |
| t | 2D              | 6F     | 6E          | 6D      | 6C         | 6B     | 6A     | 69      | 68 |  |  |
|   | 2C              | 67     | 66          | 65      | 64         | 63     | 62     | 61      | 60 |  |  |
| Α | 2B              | 5F     | 5E          | 5D      | 5C         | 5B     | 5A     | 59      | 58 |  |  |
| d | 2A              |        |             |         |            |        |        |         | 50 |  |  |
| d | 29              |        |             |         |            |        |        |         | 48 |  |  |
| r | 28              | 47     | 46          | 45      | 44         | 43     | 42     | 41      | 40 |  |  |
| е | 27              | 3F     | 3E          | 3D      | 3C         | 3B     | 3A     | 39      | 38 |  |  |
| s | 26              | 37     | 36          | 35      | 34         | 33     | 32     | 31      | 30 |  |  |
| s | 25              | 2F     | 2E          | 2D      | 2C         | 2B     | 2A     | 29      | 28 |  |  |
| а | 24              | 27     | 26          | 25      | 24         | 23     | 22     | 21      | 20 |  |  |
| b | 23              | 1F     | 1E          | 1D      | 1C         | 1B     | 1A     | 19      | 18 |  |  |
| Ι | 22              | 17     | 16          | 15      | 14         | 13     | 12     | 11      | 10 |  |  |
| е | 21              | 0F     | 0E          | 0D      | 0C         | 0B     | 0A     | 09      | 08 |  |  |
|   | 20              | 07     | 06          | 05      | 04         | 03     | 02     | 01      | 00 |  |  |
|   | 1F              |        |             |         | Ban        | k 3    |        |         |    |  |  |
|   | 18              |        |             |         | Dan        |        |        |         |    |  |  |
|   | 17              |        |             |         | Ran        | k 2    |        |         |    |  |  |
|   | 10              | Bank 2 |             |         |            |        |        |         |    |  |  |
|   | 0F              |        |             |         | Ban        | k 1    |        |         |    |  |  |
|   | 08              |        |             |         | Dan        | 1      |        |         |    |  |  |
|   | 07              |        | Defai       | ılt Rec | jister E   | Bank f | or RO  | – R7    |    |  |  |
|   | 00              |        | Doiat       |         | , otor t   | Jank I | 51 110 | - 1 \ 7 |    |  |  |

| Byte<br>Address | Bit Address         |                     |     |        |        |      |     |     |      |
|-----------------|---------------------|---------------------|-----|--------|--------|------|-----|-----|------|
| FF              |                     |                     |     |        |        |      |     |     |      |
| F0              | F7                  | F6                  | F5  | F4     | F3     | F2   | F1  | F0  | В    |
|                 |                     |                     |     |        |        |      |     |     |      |
| E0              | E7                  | E6                  | E5  | E4     | E3     | E2   | E1  | E0  | ACC  |
|                 |                     |                     | 1   |        |        |      |     |     |      |
| D0              | D7                  | D6                  | D5  | D4     | D3     | D2   | -   | D0  | PSW  |
| B8              | -                   | -                   | -   | ВС     | ВВ     | ВА   | В9  | В8  | ΙP   |
|                 |                     |                     |     |        |        |      |     |     |      |
| В0              | В7                  | В6                  | B5  | B4     | ВЗ     | B2   | B1  | В0  | P3   |
| Λ.0             | ۸۲                  | I                   | I   | AC     | АВ     |      | A9  | ۸٥  | ΙE   |
| A8              | AF                  | -                   | -   | AC     | AB     | AA   | A9  | A8  | IE   |
| A0              | A7                  | A6                  | A5  | A4     | А3     | A2   | A1  | A0  | P2   |
|                 |                     |                     |     |        |        |      |     |     |      |
| 99              |                     |                     |     | bit-ad | _      |      |     |     | SBUF |
| 98              | 9F                  | 96                  | 95  | 94     | 93     | 92   | 91  | 90  | SCON |
|                 | 07                  | -00                 | 0.5 |        |        | -00  | 0.4 | -00 | 54   |
| 90              | 97                  | 96                  | 95  | 94     | 93     | 92   | 91  | 90  | P1   |
| 8D              |                     |                     | Not | bit-ad | dressa | able |     |     | TH1  |
| 8C              |                     |                     | Not | bit-ad | dressa | able |     |     | TH0  |
| 8B              |                     |                     | Not | bit-ad | dressa | able |     |     | TL1  |
| 8A              |                     |                     | Not | bit-ad | dressa | able |     |     | TL0  |
| 89              |                     |                     | Not | bit-ad | dressa | able |     |     | TMOD |
| 88              | 8F                  | 8E                  | 8D  | 8C     | 8B     | 8A   | 89  | 88  | TCON |
| 87              | Not bit-addressable |                     |     |        |        | PCON |     |     |      |
|                 |                     |                     |     |        |        |      |     |     |      |
| 83              | Not bit-addressable |                     |     |        |        |      | DPH |     |      |
| 82              |                     | Not bit-addressable |     |        |        |      |     | DPL |      |
| 81              |                     |                     | 1   | bit-ad |        |      |     |     | SP   |
| 80              | 87                  | 86                  | 85  | 84     | 83     | 82   | 81  | 80  | P0   |

Table 1

| Symbol  | Name                         | Address |
|---------|------------------------------|---------|
| *ACC    | Accumulator                  | 0E0H    |
| *B      | B Register                   | 0F0H    |
| *P\$W   | Program Status Word          | 0D0H    |
| SP      | Stack Pointer                | 81H     |
| DPTR    | Data Pointer 2 Bytes         |         |
| DPL     | Low Byte                     | 82H     |
| DPH     | High Byte                    | 83H     |
| *P0     | Port 0                       | 80H     |
| *P1     | Port 1                       | 90H     |
| *P2     | Port 2                       | 0A0H    |
| *P3     | Port 3                       | 0B0H    |
| *IP     | Interrupt Priority Control   | 0B8H    |
| *IE     | Interrupt Enable Control     | 0A8H    |
| TMOD    | Timer/Counter Mode Control   | 89H     |
| *TCON   | Timer/Counter Control        | 88H     |
| *+T2CON | Timer/Counter 2 Control      | 0C8H    |
| TH0     | Timer/Counter 0 High Byte    | 8CH     |
| TL0     | Timer/Counter 0 Low Byte     | 8AH     |
| TH1     | Timer/Counter 1 High Byte    | 8DH     |
| TL1     | Timer/Counter 1 Low Byte     | 8BH     |
| +TH2    | Timer/Counter 2 High Byte    | 0CDH    |
| +TL2    | Timer/Counter 2 Low Byte     | 0CCH    |
| +RCAP2H | T/C 2 Capture Reg. High Byte | 0CBH    |
| +RCAP2L | T/C 2 Capture Reg. Low Byte  | 0CAH    |
| *SCON   | Serial Control               | 98H     |
| SBUF    | Serial Data Buffer           | 99H     |
| PCON    | Power Control                | 87H     |

<sup>\* =</sup> Bit addressable + = 8052 only

#### SFR MEMORY MAP

#### 8 Bytes

|       |                                     | · · ·                                              |                                                               |                                                                           |                                                                                  |                                                                                          |      | FF  |
|-------|-------------------------------------|----------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|-----|
| В     |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | F7  |
|       |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | EF  |
| ACC   |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | E7  |
|       |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | DF  |
| PSW   |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | D7  |
| T2CON |                                     | RCAP2L                                             | RCAP2H                                                        | TL2                                                                       | TH2                                                                              |                                                                                          |      | CF  |
|       |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | C7  |
| IP    |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | BF  |
| P3    |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | В7  |
| ΙE    |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | AF  |
| P2    |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | A7  |
| SCON  | SBUF                                |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | 9F  |
| P1    |                                     |                                                    |                                                               |                                                                           |                                                                                  |                                                                                          |      | 97  |
| TCON  | TMOD                                | TLO                                                | TL1                                                           | THO                                                                       | TH1                                                                              |                                                                                          |      | 8F  |
| P0    | SP                                  | DPL                                                | DPH                                                           |                                                                           |                                                                                  |                                                                                          | PCON | 87  |
|       | PSW T2CON  IP P3 IE P2 SCON P1 TCON | ACC  PSW T2CON  IP P3 IE P2 SCON SBUF P1 TCON TMOD | ACC  PSW T2CON RCAP2L  IP P3 IE P2 SCON SBUF P1 TCON TMOD TL0 | ACC  PSW T2CON RCAP2L RCAP2H  IP P3 IE P2 SCON SBUF P1 TCON TMOD TL0  TL1 | ACC  PSW T2CON RCAP2L RCAP2H TL2  IP P3 IE P2 SCON SBUF P1 TCON TMOD TL0 TL1 TH0 | ACC  PSW T2CON RCAP2L RCAP2H TL2 TH2  IP P3 IE P2 SCON SBUF P1 TCON TMOD TL0 TL1 TH0 TH1 | ACC  | ACC |

Figure 5

Bit Addressable

#### PSW: PROGRAM STATUS WORD. BIT ADDRESSABLE.

| CY  | AC    | F0         | RS1                                               | RS0                | ov          |           | Р       |       |  |  |
|-----|-------|------------|---------------------------------------------------|--------------------|-------------|-----------|---------|-------|--|--|
| CY  | PSW.7 | Carry Fla  | ıg.                                               |                    |             |           |         |       |  |  |
| AC  | PSW.6 | Auxiliary  | Auxiliary Carry Flag.                             |                    |             |           |         |       |  |  |
| F0  | PSW.5 | Flag 0 av  | Flag 0 available to the user for general purpose. |                    |             |           |         |       |  |  |
| RS1 | PSW.4 | Register 1 | Register Bank selector bit 1 (SEE NOTE 1).        |                    |             |           |         |       |  |  |
| RS0 | PSW.3 | Register 1 | Bank selecto                                      | or bit 0 (SEI      | NOTE 1      | ).        |         |       |  |  |
| ov  | PSW.2 | Overflow   | Flag.                                             |                    |             |           |         |       |  |  |
| _   | PSW.1 | User defin | User definable flag.                              |                    |             |           |         |       |  |  |
| P   | PSW.0 | •          | g. Set/cleare<br>the accumi                       | ed by hardwalator. | are each in | struction | cycle t | to iı |  |  |

#### NOTE:

1. The value presented by RS0 and RS1 selects the corresponding register bank.

| RS1 | RS0 | Register Bank | Address |
|-----|-----|---------------|---------|
| 0   | 0   | 0             | 00H-07H |
| 0   | 1   | 1             | 08H-0FH |
| 1   | 0   | 2             | 10H-17H |
| 1   | 1   | 3             | 18H-1FH |

#### INTERNAL REGISTERS AND PORTS

PC = PC(15..0)

SP = SP(7..0)

**DPTR** = DPTR(15..0)

PSW = CY|AC|F0|RS1|RS0|OV|P

TCON = TF1|TR1|TF0|TR0|IE1|IT1|IE0|IT0

BADM(87H..80H) = P0 = P0(7..0) = BADM(87H..80H)

BADM(8FH..88H) = TCON = BADM(8FH..88H)

BADM(97H...90H) = P1 = P1(7..0) = BADM(97H...90H)

BADM(9FH...98H) = SCON = BADM(9FH...98H)

BADM(A7H..A0H) = P2 = P2(7..0) = BADM(A7H..A0H)

BADM(AFH..A8H) = IE = BADM(AFH..A8H)

BADM(B7H..B0H) = P3 = P3(7..0) = BADM(B7H..B0H)

BADM(BFH..B8H) = IP = BADM(BFH..B8H)

BADM(C7H..C0H) = BADM(C7H..C0H)

BADM(CFH..C8H) = BADM(CFH..C8H)

BADM(D7H..D0H) = PSW = BADM(D7H..D0H)

BADM(DFH..D8H) = BADM(DFH..D8H)

BADM(E7H..E0H) = ACC = A = A(7..0) = BADM(E7H..E0H)

BADM(EFH..E8H) = BADM(EFH..E8H)

 $BADM(F7H..F0H) = \mathbf{B} = BADM(F7H..F0H)$ 

BADM(FFH..F8H) = BADM(FFH..F8H)

#### RESET

 $\begin{aligned} & \text{PC} \leftarrow 0, \, \text{A} \leftarrow 0, \, \text{B} \leftarrow 0, \, \text{PSW} \leftarrow 0, \, \text{SP} \leftarrow 7\text{H}, \, \text{SPTR} \leftarrow 0, \, \text{P0-P3} \leftarrow 0 \text{FFH}, \\ & \text{IP} \leftarrow \text{XXX000000B}, \, \text{IE} \leftarrow 0 \text{XX000000B}, \, \text{TMOD} \leftarrow 0, \, \text{TCON} \leftarrow 0, \, \text{TH0} \leftarrow 0, \, \text{TL0} \leftarrow 0, \\ & \text{TH1} \leftarrow 0, \, \text{TL1} \leftarrow 0, \, \text{SCON} \leftarrow 0, \, \text{PCON} \, \leftarrow 0 \text{XXXXXXXXB}, \, \text{DPTR} \leftarrow 0000\text{H} \end{aligned}$ 

### INTERNAL DATA MEMORY

| 00H-07H | RB0               | Register Bank 0        |
|---------|-------------------|------------------------|
| 08H-0FH | RB1               | Register Bank 1        |
| 10H-17H | RB2               | Register Bank 2        |
| 18H-1FH | RB3               | Register Bank 3        |
| 20H-27H | BAM(00H)-BAM(3FH) | Bit addressable memory |
| 28H-2FH | BAM(40H)-BAM(7FH) | Bit addressable memory |
| 30H-37H |                   | Available to user.     |
| 38H-3FH |                   | Available to user.     |
| 40H-47H |                   | Available to user.     |
| 48H-4FH |                   | Available to user.     |
| 50H-57H |                   | Available to user.     |
| 58H-5FH |                   | Available to user.     |
| 60H-67H |                   | Available to user.     |
| 68H-6FH |                   | Available to user.     |
| 70H-77H |                   | Available to user.     |
| 78H-7FH |                   | Available to user.     |
| 80H     | P0                |                        |

| 78H-7FH |      | Available to user.         |
|---------|------|----------------------------|
| 80H     | P0   |                            |
| 81H     | SP   | 1                          |
| 82H     | DPL  | DPTR                       |
| 83H     | DPH  |                            |
| 84H     |      |                            |
| 85H     |      |                            |
| 86H     |      |                            |
| 87H     | PCON |                            |
| 88H     |      |                            |
| 89H     | TMOD | Timer/Counter Mode Control |
| 8AH     | TL0  |                            |
| 8BH     | TL1  |                            |
| 8CH     | TH0  |                            |
| 8DH     | TH1  |                            |
| 98H     | SCON | Serial Port control        |
| 99H     | SBUF |                            |
|         |      | 21                         |
|         |      |                            |

#### NOTATION DEFINITIONS

 $n \in \{0,1\}, i \in \{0,...,7\}, bit \in \{0,1\}, byte \in \{0,...,255\}, dbyte \in \{0,...,255\}$   $short \in \{0,...,03FFH\}, addr \in \{0,...,0FFFFH\}$   $Rn \in \{R0,R1\}, Ri \in \{R0,R1,...,R7\}$  Ri = DM(i+8\*RBANK) RBANK = RS1\*2+RS0

|     | CY | AC | FO | RS1 | RS0 | OV |    | P  | _   |
|-----|----|----|----|-----|-----|----|----|----|-----|
| D0H | D7 | D6 | D5 | D4  | D3  | D2 | D1 | D0 | PSW |

### ARITHMETIC INSTRUCTIONS

ADD A,#byte ; $A \leftarrow A + byte$ 

ADD A,@Rn ; $A \leftarrow A + DM(Rn)$ 

ADD A,Ri  $;A \leftarrow A + Ri$ 

ADD A,byte  $;A \leftarrow A + DM(byte)$ 

ADDC A,#byte ; $A \leftarrow A + byte + CY$ 

ADDC A,@Rn ;A  $\leftarrow$  A + DM(Rn) + CY

ADDC A,Ri  $;A \leftarrow A + Ri + CY$ 

ADDC A,byte  $;A \leftarrow A + DM(byte) + CY$ 

#### Examples:

ADD A,#7FH ;A  $\leftarrow$  7FH

ADD A,7FH ;A  $\leftarrow$  DM(7FH)

### LOGICAL INSTRUCTIONS

| ANL | A,#byte     | $A \leftarrow A \wedge byte$                 |
|-----|-------------|----------------------------------------------|
| ANL | A,@Rn       | $A \leftarrow A \wedge DM(Rn)$               |
| ANL | A,Ri        | $;A \leftarrow A \wedge Ri$                  |
| ANL | A,byte      | $A \leftarrow A \wedge DM(byte)$             |
| ANL | dbyte,#byte | $;DM(dbyte) \leftarrow DM(dbyte) \land byte$ |

 $;DM(byte) \leftarrow A \land DM(byte)$ 

CLR A ;A 
$$\leftarrow 0$$

byte,A

ANL

CPL A 
$$;A \leftarrow \overline{A}$$

RL A ;A 
$$\leftarrow$$
 A(6..0)|A(7)  
RLC A ;CY|A  $\leftarrow$  A|CY  
RR A ;A  $\leftarrow$  A(0)|A(7..1)  
RRC A ;A|CY  $\leftarrow$  CY|A

SWAP A ;A 
$$\leftarrow$$
 A(3..0)|A(7..4)

## DATA MOVE INSTRUCTIONS

| MOV | A,#byte   | $;A \leftarrow byte$          |
|-----|-----------|-------------------------------|
| MOV | A,@Rn     | $;A \leftarrow DM(Rn)$        |
| MOV | A,Ri      | ;A ← Ri                       |
| MOV | A,byte    | $;A \leftarrow DM(byte)$      |
| MOV | @Rn,A     | $;DM(Rn) \leftarrow A$        |
| MOV | @Rn,#byte | $;DM(Rn) \leftarrow byte$     |
| MOV | @Rn,byte  | $;DM(Rn) \leftarrow DM(byte)$ |
| MOV | Ri,A      | ;Ri ← A                       |
| MOV | Ri,#byte  | ;Ri ← byte                    |
| MOV | Ri,byte   | $;Ri \leftarrow DM(byte)$     |
| MOV | byte,A    | $;DM(byte) \leftarrow A$      |

| MOV<br>MOV<br>MOV<br>MOV | dbyte,#byte<br>byte,@Rn<br>byte,Ri<br>dbyte,byte<br>DPTR,#addr | ;DM(dbyte) $\leftarrow$ byte<br>;DM(byte) $\leftarrow$ DM(Rn)<br>;DM(byte) $\leftarrow$ Ri<br>;DM(dbyte) $\leftarrow$ DM(byte)<br>;DPTR $\leftarrow$ addr |
|--------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| MOVC                     | A,@A + DPTR                                                    | $;A \leftarrow CM(A+DPTR)$                                                                                                                                |
| MOVC                     | A,@A + PC                                                      | $;A \leftarrow CM(A+PC)$                                                                                                                                  |
| MOVX                     | A,@DPTR                                                        | $;A \leftarrow XM(DPTR)$                                                                                                                                  |
| MOVX                     | A,@Rn                                                          | $;A \leftarrow XM(P2 Rn)$                                                                                                                                 |
| MOVX                     | @DPTR,A                                                        | $;XM(DPTR) \leftarrow A$                                                                                                                                  |
| MOVX                     | @Rn,A                                                          | $;XM(P2 Rn) \leftarrow A$                                                                                                                                 |

```
MOVE INSTRUCTIONS
         A,#-1
 MOV
                         ;LOAD A WITH OFFH
 VOM
         A,@R1
                     ;LOAD A WITH DATA MEM POINTED TO BY R1
 MOV
         A,R1
                         ;LOAD A WITH CONTENTS OF R1
 MOV
         A,2*30H ;LOAD A WITH CONTENTS OF DATA MEM 60H
 VOM
         A,P2
                         ; LOAD A WITH CONTENTS OF PORT 2
                      ;STORE A IN DATA MEM POINTED TO BY RO
 VOM
         @R0,A
         @R1,#0FFH ; PUT ALL 1'S IN LOC POINTED
 MOV
                                                   TO BY R1
 MOV
         @R0,7FH
                         ; READ DATA MEMORY 7FH AND STORE IN
                         ; DATA MEMORY POINTED TO BY RO.
 MOV
                        STORE A IN REGISTER R7
         R7,A
         R6,#01010101B ; PUT 55H IN R6
 MOV
 VOM
         R0,#50H
                  ;LOAD RO WITH 50H = 80
 VOM
         R7, \#01010001B ; LOAD R7 WITH 51H = 81
 VOM
         R5,55
                       ; PUT CONTENTS OF LOCATION 55 IN R5
 VOM
         55,A
                        ; PUT A IN DATA MEM LOC 55
 MOV
         55,#0AAH
                         ; PUT AAH IN DM LOC 55 DECIMAL
 MOV
         P1,#OFFH
                         ;SET P1 TO ALL 1'S
 MOV
         P2,@R1
                      ;SET P2 TO DATA MEM POINTED TO BY R1
 MOV
        P0,P3
                         ; READ PORT 3 AND OUTPUT IT TO PO
 MOV
         0,P0
                        ; READ PORT 0 AND SAVE IN DATA MEM 0
 VOM
         R2,P2
                         ; READ P2 AND SAVE IT IN R2
         DPTR, #A TABLE ; POINT DPTR TO LOOK UP TABLE
 VOM
 VOM
         A,#OAH
                         ; PUT HEX B = 1011 = 11 IN ACC
 MOVC
         A,@A+DPTR ; CONVERT IT TO ASCII (A = 'B')
 CLR
                         ;LOAD A WITH 0
         Α
         A,@A+PC
 MOVC
                      ; PUT OPCODE OF PC+0 (NEXT INST)
```

### Push, Pop, and exchange

| PUSH | byte   | $;DM(SP+1) \leftarrow DM(byte), SP \leftarrow SP + 1$ |
|------|--------|-------------------------------------------------------|
| POP  | byte   | $;DM(byte) \leftarrow DM(SP), SP \leftarrow SP - 1$   |
|      |        |                                                       |
| XCH  | A,Ri   | $;A \leftrightarrow Ri$                               |
| XCH  | A,byte | $;A \leftrightarrow DM(byte)$                         |
| XCH  | A,@Rn  | $A \leftrightarrow DM(R_i)$                           |
| XCHD | A,@Rn  | $;A(30) \leftrightarrow DM(Rn;30)$                    |
|      |        |                                                       |

### PROGRAM AND MACHINE CONTROL

CALL Note: Assembler translates CALL to ACALL or LCALL

ACALL short  $;DM(SP+2)|DM(SP+1) \leftarrow PC+2,$ 

 $PC(10..0) \leftarrow \text{short}, SP \leftarrow SP + 2$ 

LCALL addr ; $DM(SP+2)|DM(SP+1) \leftarrow PC+3$ ,

 $PC(15..0) \leftarrow addr, SP \leftarrow SP + 2$ 

RET ;PC  $\leftarrow$  DM(SP)|DM(SP-1), SP  $\leftarrow$  SP-2

RETI ;PC  $\leftarrow$  DM(SP)|DM(SP-1), SP  $\leftarrow$  SP-2

;Reenable equal or lower priority INT

JMP Note: JMP is translated to AJMP, LJMP, or SJMP.

AJMP short ;PC(10..0)  $\leftarrow$  short

LJMP addr ; $PC(15..0) \leftarrow addr$ 

SJMP byte  $;PC \leftarrow PC + 2 + byte(7)..byte(7)|byte$ 

JMP @A+DPTR ;PC  $\leftarrow DPTR + A$ 

JZ byte ;IF A = 0 THEN

 $PC \leftarrow PC + 2 + byte(7)..byte(7)|byte$ 

;ELSE PC  $\leftarrow$  PC+2

JNZ byte ;IF  $A \neq 0$  THEN

 $PC \leftarrow PC + 2 + byte(7)..byte(7)|byte$ 

9

;ELSE PC  $\leftarrow$  PC+2

| CJNE | A,dbyte,byte    | ;IF A $\neq$ DM(dbyte) THEN<br>;PC $\leftarrow$ PC + 2 + byte(7)byte(7) byte<br>;IF A < DM(dbyte) THEN CY $\leftarrow$ 1<br>;ELSE CY $\leftarrow$ 0 |
|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| CJNE | A,#dbyte,byte   | ;IF A $\neq$ dbyte THEN<br>;PC $\leftarrow$ PC + 2 + byte(7)byte(7) byte                                                                            |
|      |                 | ;IF A < dbyte THEN CY $\leftarrow$ 1<br>;ELSE CY $\leftarrow$ 0                                                                                     |
| CJNE | Rn,#dbyte,byte  | ;IF Rn ≠ dbyte THEN                                                                                                                                 |
|      |                 | ;PC $\leftarrow$ PC + 2 + byte(7)byte(7) byte<br>;IF A < DM(dbyte) THEN CY $\leftarrow$ 1<br>;ELSE CY $\leftarrow$ 0                                |
| CJNE | @Rn,#dbyte,byte | ;IF DM(Rn) $\neq$ dbyte THEN<br>;PC $\leftarrow$ PC + 2 + byte(7)byte(7) byte<br>;IF A < dbyte THEN CY $\leftarrow$ 1<br>;ELSE CY $\leftarrow$ 0    |

| DJNZ | Rn,byte    | $;$ Rn $\leftarrow$ Rn-1, IF (Rn-1) $\neq$ 0 THEN |
|------|------------|---------------------------------------------------|
|      |            | $;PC \leftarrow PC + 2 + byte(7)byte(7) byte$     |
|      |            | ;ELSE PC $\leftarrow$ PC + 2                      |
| DJNZ | dbyte,byte | $;DM(dbyte) \leftarrow DM(dbyte)-1,$              |
|      |            | ;IF $(DM(dbyte)-1) \neq 0$ THEN                   |
|      |            | $;PC \leftarrow PC + 3 + byte(7)byte(7) byte$     |
|      |            | ;ELSE PC $\leftarrow$ PC + 3                      |
| NOP  |            | $;PC \leftarrow PC + 1$                           |

### BIT MANIPULATION INSTRUCTIONS

| CLR  | C        | $;CY \leftarrow 0$                              |
|------|----------|-------------------------------------------------|
| CLR  | byte     | $;BADM(byte) \leftarrow 0$                      |
| SETB | C        | $;CY \leftarrow 1$                              |
| SETB | byte     | $;BADM(byte) \leftarrow 1$                      |
| CPL  | C        | $;CY \leftarrow \overline{C}\overline{Y}$       |
| CPL  | byte     | $;BADM(byte) \leftarrow \overline{BADM(byte)}$  |
| ANL  | C,byte   | $;CY \leftarrow CY \land BADM(byte)$            |
| ANL  | C,/byte  | $;CY \leftarrow CY \land \overline{BADM(byte)}$ |
| ANL  | byte,bit | $;BADM(byte) \leftarrow BADM(byte) \land bit$   |
| ORL  | C,byte   | $;CY \leftarrow CY \lor BADM(byte)$             |
| ORL  | C,/byte  | $;CY \leftarrow CY \lor \overline{BADM(byte)}$  |
| ORL  | byte,bit | $;BADM(byte) \leftarrow BADM(byte) \lor bit$    |
| MOV  | C,byte   | $;CY \leftarrow BADM(byte)$                     |
| MOV  | byte,C   | $;BADM(byte) \leftarrow CY$                     |
|      |          |                                                 |

### **BIT JUMP INSTRUCTIONS**

| JB  | dbyte,byte | ;IF $BADM(dbyte) = 1 THEN$                         |
|-----|------------|----------------------------------------------------|
|     |            | $;$ PC $\leftarrow$ PC + 3 + byte(7)byte(7) byte   |
|     |            | ;ELSE PC $\leftarrow$ PC+3                         |
| JNB | dbyte,byte | ;IF $BADM(dbyte) = 0$ THEN                         |
|     |            | $;$ PC $\leftarrow$ PC + 3 + byte(7)byte(7) byte   |
|     |            | ;ELSE PC $\leftarrow$ PC+3                         |
| JBC | dbyte,byte | ;IF $BADM(dbyte) = 1 THEN$                         |
|     |            | ; BADM(dbyte) $\leftarrow 0$                       |
|     |            | ; $PC \leftarrow PC + 3 + byte(7)byte(7) byte(7) $ |
|     |            | ;ELSE PC $\leftarrow$ PC+3                         |
| JC  | byte       | ;IF $CY = 1$ THEN                                  |
|     |            | $;$ PC $\leftarrow$ PC + 3 + byte(7)byte(7) byte   |
|     |            | ;ELSE PC $\leftarrow$ PC+3                         |
| JNC | byte       | ;IF $CY = 0$ THEN                                  |
|     |            | $;$ PC $\leftarrow$ PC + 3 + byte(7)byte(7) byte   |
|     |            | ;ELSE PC $\leftarrow$ PC+3                         |
|     |            |                                                    |

### INSTRUCTIONS THAT AFFECT FLAGS (incomplete)

| Instruction | CY OV AC | Instruction | CY OV AC |
|-------------|----------|-------------|----------|
| ADD         | X  X  X  | CLR C       | 0        |
| ADDC        | X  X  X  | CPL C       | X        |
| SUBB        | X  X  X  | ANL C,bit   | X        |
| MUL         | 0 X -    | ANL C,/bit  | X        |
| DIV         | 0 X -    | ORL C,bit   | X        |
| DA          | X        | ORL C,bit   | X        |
| RRC         | X        | MOV C,bit   | X        |
| RLC         | X        | CJNE        | X        |
| SETB C      | 1        |             |          |